Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology

The International Roadmap for Device and Systems (IRDS) 2022 has emphasized the potential of CNTFETs to replace CMOS technology. Therefore, the substitution of silicon with carbon nanotubes (CNTs) has the potential to open new possibilities for the semiconductor industry, due to their compact size a...

Full description

Bibliographic Details
Published in:INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS
Main Authors: Hadi, M. F. Abdul; Hussin, H.; Muhamad, M.; Abd Wahab, Y.
Format: Article
Language:English
Published: UNIMAP PRESS 2023
Subjects:
Online Access:https://www-webofscience-com.uitm.idm.oclc.org/wos/woscc/full-record/WOS:001141805800017
author Hadi
M. F. Abdul; Hussin
H.; Muhamad
M.; Abd Wahab, Y.
spellingShingle Hadi
M. F. Abdul; Hussin
H.; Muhamad
M.; Abd Wahab, Y.
Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology
Materials Science
author_facet Hadi
M. F. Abdul; Hussin
H.; Muhamad
M.; Abd Wahab, Y.
author_sort Hadi
spelling Hadi, M. F. Abdul; Hussin, H.; Muhamad, M.; Abd Wahab, Y.
Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology
INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS
English
Article
The International Roadmap for Device and Systems (IRDS) 2022 has emphasized the potential of CNTFETs to replace CMOS technology. Therefore, the substitution of silicon with carbon nanotubes (CNTs) has the potential to open new possibilities for the semiconductor industry, due to their compact size and superior electrical properties. Thus, this project utilized Cadence Virtuoso software to develop an optimized CNTFET design using Taguchi method. In this design, the Taguchi method was implemented to determine the best combination of design parameter and material for optimum CNTFET performance. The design parameter and material that had been chosen were the diameter of carbon nanotube, dielectric material and oxide thickness. The optimized CNTFET model is implemented in circuit study to analyse the propagation delay and power consumption. Five circuits had been designed from the optimized CNTFET which are the inverter, AND, OR, NAND and NOR circuit. The Taguchi Optimization method resulted in significant reductions in the power -delay product (PDP) for all circuits examined, ranging from 7.9954% for the AND circuit to an exceptional 99.9622% for the inverter circuit. These findings highlight the potential for improved power efficiency and faster circuit operation when utilizing the Taguchi Optimization approach.
UNIMAP PRESS
1985-5761
2232-1535
2023
16


Materials Science

WOS:001141805800017
https://www-webofscience-com.uitm.idm.oclc.org/wos/woscc/full-record/WOS:001141805800017
title Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology
title_short Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology
title_full Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology
title_fullStr Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology
title_full_unstemmed Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology
title_sort Implementation of Taguchi Method in Improving the Logic Gates Performance based on Carbon Nanotube Field Effect Transistor Technology
container_title INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS
language English
format Article
description The International Roadmap for Device and Systems (IRDS) 2022 has emphasized the potential of CNTFETs to replace CMOS technology. Therefore, the substitution of silicon with carbon nanotubes (CNTs) has the potential to open new possibilities for the semiconductor industry, due to their compact size and superior electrical properties. Thus, this project utilized Cadence Virtuoso software to develop an optimized CNTFET design using Taguchi method. In this design, the Taguchi method was implemented to determine the best combination of design parameter and material for optimum CNTFET performance. The design parameter and material that had been chosen were the diameter of carbon nanotube, dielectric material and oxide thickness. The optimized CNTFET model is implemented in circuit study to analyse the propagation delay and power consumption. Five circuits had been designed from the optimized CNTFET which are the inverter, AND, OR, NAND and NOR circuit. The Taguchi Optimization method resulted in significant reductions in the power -delay product (PDP) for all circuits examined, ranging from 7.9954% for the AND circuit to an exceptional 99.9622% for the inverter circuit. These findings highlight the potential for improved power efficiency and faster circuit operation when utilizing the Taguchi Optimization approach.
publisher UNIMAP PRESS
issn 1985-5761
2232-1535
publishDate 2023
container_volume 16
container_issue
doi_str_mv
topic Materials Science
topic_facet Materials Science
accesstype
id WOS:001141805800017
url https://www-webofscience-com.uitm.idm.oclc.org/wos/woscc/full-record/WOS:001141805800017
record_format wos
collection Web of Science (WoS)
_version_ 1809678632680947712