Summary: | Wireless communication systems depend on Low Noise Amplifiers (LNAs) to ensure smooth connectivity and high data throughput. However, manufacturing variability, encompassing slight fluctuations in process parameters, voltage, and temperature, can significantly impact LNA performance. This study scrutinizes the performance of a 130nm CMOS LNA operating at 2.4GHz, intended for WLAN applications, under various corner conditions such as transistor speed, resistor, and capacitor variations. Leveraging Silterra's 0.13 μm RFMOS process technology and Cadence software, the LNA was designed, with corner conditions drawn from the model library. Results at 2.4GHz reveal that the FF transistor condition demonstrates superior performance, boasting a 22.91 % higher gain, 16.81 % lower noise figure, and 44.68% lower Third Order Input Intercept Point compared to the LNA's SS conditions. During the resistor-capacitor study, the LNA exhibits commendable performance under Capacitance TT - Maximum Resistance and FF transistor settings but underperforms under Maximum Capacitance - Minimum Resistance and SS transistor conditions. This thorough evaluation of the LNA's performance under various corner conditions provides valuable insights for optimizing its real-world manufacturing performance. © 2024 IEEE.
|