Simulation study of memristor aided logic (Magic) based on cmos nor gate

Memristor is a non-volatile new technology memory where the data stored as a resistance which the performance is influenced by the stateful logic design. Therefore, this study is an attempt to investigate the performance of the MAGIC NOR Gate stateful logic design using LTSPICE and targeted to 2 bit...

Full description

Bibliographic Details
Published in:Bulletin of Electrical Engineering and Informatics
Main Author: Wan Zain W.M.I.; Al Junid S.A.M.; Idros M.F.M.; Razak A.H.A.; Osman F.N.; Halim A.K.; Haron M.A.
Format: Article
Language:English
Published: Institute of Advanced Engineering and Science 2020
Online Access:https://www.scopus.com/inward/record.uri?eid=2-s2.0-85087155607&doi=10.11591%2feei.v9i5.2367&partnerID=40&md5=057736d7c4abd52da49988f3243f04f1
id 2-s2.0-85087155607
spelling 2-s2.0-85087155607
Wan Zain W.M.I.; Al Junid S.A.M.; Idros M.F.M.; Razak A.H.A.; Osman F.N.; Halim A.K.; Haron M.A.
Simulation study of memristor aided logic (Magic) based on cmos nor gate
2020
Bulletin of Electrical Engineering and Informatics
9
5
10.11591/eei.v9i5.2367
https://www.scopus.com/inward/record.uri?eid=2-s2.0-85087155607&doi=10.11591%2feei.v9i5.2367&partnerID=40&md5=057736d7c4abd52da49988f3243f04f1
Memristor is a non-volatile new technology memory where the data stored as a resistance which the performance is influenced by the stateful logic design. Therefore, this study is an attempt to investigate the performance of the MAGIC NOR Gate stateful logic design using LTSPICE and targeted to 2 bits memory application. The objective is to investigate the performance of memristor based stateful logic logic design and schematics for memory application. Furthermore, the study been carried out by implementing the MAGIC NOR gate stateful logic schematic, then simulate the design in order to see the effects of performance including the electrical parameters compared to the others. Evidently, the improvement of MAGIC NOR gate contributes in reducing the number of NOR gate and CMOS count. Besides, the MAGIC NOR gates takes parallel inputs topology and eliminate the threshold voltage compared to IMPLY logic. Nevertheless, larger numbers of memristor required to stable the output consistency in MAGIC NOR gate schematic. © 2020, Institute of Advanced Engineering and Science. All rights reserved.
Institute of Advanced Engineering and Science
20893191
English
Article
All Open Access; Gold Open Access
author Wan Zain W.M.I.; Al Junid S.A.M.; Idros M.F.M.; Razak A.H.A.; Osman F.N.; Halim A.K.; Haron M.A.
spellingShingle Wan Zain W.M.I.; Al Junid S.A.M.; Idros M.F.M.; Razak A.H.A.; Osman F.N.; Halim A.K.; Haron M.A.
Simulation study of memristor aided logic (Magic) based on cmos nor gate
author_facet Wan Zain W.M.I.; Al Junid S.A.M.; Idros M.F.M.; Razak A.H.A.; Osman F.N.; Halim A.K.; Haron M.A.
author_sort Wan Zain W.M.I.; Al Junid S.A.M.; Idros M.F.M.; Razak A.H.A.; Osman F.N.; Halim A.K.; Haron M.A.
title Simulation study of memristor aided logic (Magic) based on cmos nor gate
title_short Simulation study of memristor aided logic (Magic) based on cmos nor gate
title_full Simulation study of memristor aided logic (Magic) based on cmos nor gate
title_fullStr Simulation study of memristor aided logic (Magic) based on cmos nor gate
title_full_unstemmed Simulation study of memristor aided logic (Magic) based on cmos nor gate
title_sort Simulation study of memristor aided logic (Magic) based on cmos nor gate
publishDate 2020
container_title Bulletin of Electrical Engineering and Informatics
container_volume 9
container_issue 5
doi_str_mv 10.11591/eei.v9i5.2367
url https://www.scopus.com/inward/record.uri?eid=2-s2.0-85087155607&doi=10.11591%2feei.v9i5.2367&partnerID=40&md5=057736d7c4abd52da49988f3243f04f1
description Memristor is a non-volatile new technology memory where the data stored as a resistance which the performance is influenced by the stateful logic design. Therefore, this study is an attempt to investigate the performance of the MAGIC NOR Gate stateful logic design using LTSPICE and targeted to 2 bits memory application. The objective is to investigate the performance of memristor based stateful logic logic design and schematics for memory application. Furthermore, the study been carried out by implementing the MAGIC NOR gate stateful logic schematic, then simulate the design in order to see the effects of performance including the electrical parameters compared to the others. Evidently, the improvement of MAGIC NOR gate contributes in reducing the number of NOR gate and CMOS count. Besides, the MAGIC NOR gates takes parallel inputs topology and eliminate the threshold voltage compared to IMPLY logic. Nevertheless, larger numbers of memristor required to stable the output consistency in MAGIC NOR gate schematic. © 2020, Institute of Advanced Engineering and Science. All rights reserved.
publisher Institute of Advanced Engineering and Science
issn 20893191
language English
format Article
accesstype All Open Access; Gold Open Access
record_format scopus
collection Scopus
_version_ 1809677895556136960